发明名称 A LOW-POWER INVERTED LADDER DIGITAL-TO-ANALOG CONVERTER
摘要 <p>An inverted ladder circuit for a Digital to Analog Converter (DAC) having an input binary word representing an input value and an output current corresponding to a converted analog value. The inverted ladder circuit includes at least two fine resistor ladders, including at least an upper fine resistor ladder and a lower fine resistor ladder. The inverted ladder circuit also includes a coarse resistor ladder having a corresponding plurality of coarse ladder resistors, wherein the coarse resistor ladder slides upon the at least two fine resistor ladders. The inverted ladder circuit also includes a plurality of upper fine switches and a plurality of lower fine switches, wherein the switches operate in parallel according to the lower five bits of the input binary word. The plurality of fine ladder resistors are matched with the plurality of coarse ladder resistors to obtain current proportional to the input binary word. The output resistance and parasitic capacitance are reduced.</p>
申请公布号 WO2006103673(A2) 申请公布日期 2006.10.05
申请号 WO2006IL00405 申请日期 2006.03.30
申请人 TECHNION - MATAM ADVANCED TECHNOLOGY CENTER;GINOSAR, RAN;PERELMAN, YEVGENY 发明人 GINOSAR, RAN;PERELMAN, YEVGENY
分类号 H03D1/02 主分类号 H03D1/02
代理机构 代理人
主权项
地址