发明名称 Method and Circuit Arrangement for Temporally Limiting and Separately Access in a System on a Chip
摘要 A circuit arrangement and method for temporally limiting and separating access between at least one master unit and at least one slave unit via a network-on-a-chip bus system in a system-on-a-chip, wherein the access between the at least one master and slave units is implemented via communication paths defined by bus interfaces, where within the circuit arrangement, the network-on-a-chip bus system is expanded by an adaptation unit that includes an access manager and a complementary logic for the bus interfaces, where the adaptation unit and the bus interfaces are then controlled by the access manager via the complementary logic using a communication plan such that access between the master and slave units via the communication paths specified by bus interfaces is performed in accordance with the temporal requirements of the communication plan so that time-controlled systems can be implemented simply using commercially obtainable standard bus systems.
申请公布号 US2016203092(A1) 申请公布日期 2016.07.14
申请号 US201414913142 申请日期 2014.06.02
申请人 SIEMENS AG ÖSTERREICH 发明人 EPPENSTEINER Friedrich;GHAMESHLU Majid;TAUCHER Herbert
分类号 G06F13/36;G06F13/40 主分类号 G06F13/36
代理机构 代理人
主权项
地址 Wien AT