发明名称 Automatic clock tree synthesis exceptions generation
摘要 Systems and techniques are described for automatically generating clock tree synthesis (CTS) exceptions. The process can use on one or more criteria to identify sequential circuit elements that can be ignored during clock skew minimization. For example, the process can identify sequential circuit elements whose clock skew cannot be balanced with other sequential circuit elements due to structural reasons, identify sequential timing elements that do not have a timing relationship with other sequential timing elements in the clock tree, and/or identify sequential circuit elements whose data pins have a sufficiently large slack so that clock skew is not expected to cause timing violations at any of the data pins. Next, the process can generate clock tree exceptions based on the identified sequential circuit elements.
申请公布号 US8843872(B1) 申请公布日期 2014.09.23
申请号 US201314066324 申请日期 2013.10.29
申请人 Synopsys, Inc. 发明人 Chang Ssu-Min;Cao Aiqun;Ding Cheng-Liang
分类号 G06F17/50 主分类号 G06F17/50
代理机构 Park, Vaughan, Fleming & Dowler LLP 代理人 Park, Vaughan, Fleming & Dowler LLP ;Sahasrabuddhe Laxman
主权项 1. A method for generating clock tree synthesis (CTS) exceptions for a circuit design, the method comprising: a computer identifying a set of sequential circuit elements in the circuit design that can be ignored during clock skew minimization, wherein said identifying includes identifying sequential circuit elements in the circuit design whose data pins have a sufficiently large slack so that clock skew is not expected to cause timing violations at any of the data pins; the computer generating CTS exceptions based on the identified set of sequential circuit elements; and the computer creating circuitry based on the CTS exceptions that distributes a clock signal to one or more sequential circuit elements in the circuit design.
地址 Mountain View CA US