发明名称 JFET With Built In Back Gate in Either SOI or Bulk Silicon
摘要 A process for manufacturing a Junction Field-Effect Transistor, comprises doping a semiconductor material formed on an insulating substrate with impurities of a first conductivity type to form a well region. The process continues by implanting impurities of a second conductivity type into said well region to form a channel region, and by implanting impurities of the first conductivity type in said well region to form a back gate region. The process continues by forming a trench to expose at least one sidewall of said channel region, wherein the trench extends far enough along the sidewall to expose at least a portion of said back gate region. The process continues by depositing polysilicon to fill said trench along the at least one sidewall of said channel region and at least a portion of said back gate region, wherein at least a portion of the polysilicon will form a gate contact. The polysilicon is then doped with impurities of a first conductivity type. The process concludes by annealing the polysilicon to activate the doped impurities and to cause the doped impurities to diffuse along the at least one sidewall of said channel region so as to form a top gate region. The top gate region extends far enough to make electrical contact with said back gate region.
申请公布号 US2009075435(A1) 申请公布日期 2009.03.19
申请号 US20080270964 申请日期 2008.11.14
申请人 DSM SOLUTIONS, INC. 发明人 VORA MADHUKAR B.
分类号 H01L21/337 主分类号 H01L21/337
代理机构 代理人
主权项
地址