发明名称 |
SRAM circuit with increased write margin |
摘要 |
Transistors are connected to ground outside of an SRAM array column. One transistor is connected from VSS to ground on the Q side of an SRAM cell. Another transistor is connected from VSS to ground on the Q′ (Q complement) side of an SRAM cell. Each transistor is gated by is complementary bit line. The Q side transistor is gated by the BL′ (bit line complement, or “BLC”) line, and the Q′ side is gated by the BL line. The ground of the complement side is disconnected during a write operation to increase the performance of a state change during a write operation where a logical one is written to the Q node, thus improving write margin. |
申请公布号 |
US9230637(B1) |
申请公布日期 |
2016.01.05 |
申请号 |
US201414481384 |
申请日期 |
2014.09.09 |
申请人 |
GLOBALFOUNDRIES Inc. |
发明人 |
Butt Shahid Ahmad;Castalino Pamela;Pilo Harold |
分类号 |
G11C11/419 |
主分类号 |
G11C11/419 |
代理机构 |
Heslin Rothenberg Farley & Mesiti P.C. |
代理人 |
Heslin Rothenberg Farley & Mesiti P.C. |
主权项 |
1. An electronic circuit comprising:
a static random access memory (SRAM) cell; a bit line (BL) connected to the SRAM cell; a bit line complement (BLC) connected to the SRAM cell; a write driver connected to the BL and BLC; a first transistor connected between the SRAM cell and ground, wherein the first transistor is gated by the BL; a second transistor connected between the SRAM cell and ground, wherein the second transistor is gated by the BLC; a third transistor connected between the SRAM cell and ground; and a fourth transistor connected between the SRAM cell and ground, wherein the third transistor and fourth transistor are gated by an inverted write signal from an access control module. |
地址 |
Grand Cayman KY |