发明名称 HIGH SPEED LEVEL SHIFTER CIRCUIT
摘要 A r a level shifter circuit includes a first p-channel kick transistor connected directly across a first cross-coupled p-channel transistor, a second p-channel kick transistor connected directly across a second cross-coupled p-channel transistor, a first gate drive circuit coupled to the gate of the first p-channel kick transistor and configured to turn on first p-channel kick transistor to pull up the first output node in response to a rising edge of a signal at the input node, and a second gate drive circuit coupled to the gate of the second p-channel kick transistor and configured to turn on second p-channel kick transistor to pull up the second output node in response to a falling edge of a signal at the input node.
申请公布号 US2016241243(A1) 申请公布日期 2016.08.18
申请号 US201615043670 申请日期 2016.02.15
申请人 Microsemi SoC Corporation 发明人 Potluri Krishna Chaitanya
分类号 H03K19/0185 主分类号 H03K19/0185
代理机构 代理人
主权项 1. A level shifter circuit for shifting logic levels between logic signals in a first voltage supply domain at a first potential and logic signals in a second voltage supply domain at a second potential, the second potential being higher than the first potential, the level shifter circuit comprising; first and second complementary input nodes for receiving complementary logic signals in the first voltage supply domain; first and second complementary output nodes; a first p-channel transistor in series with a first n-channel transistor coupled across the second potential, a common drain connection of the first p-channel transistor and the first n-channel transistor connected to the first output node, the first p-channel transistor and the first n-channel transistor having gate oxide thicknesses selected to withstand the second potential; a second p-channel transistor in series with a second n-channel transistor coupled across the second potential, a common drain connection of the second p-channel transistor and the second n-channel transistor connected to the second output node, the second p-channel transistor and the second n-channel transistor having gate oxide thicknesses selected to withstand the second potential; the first p-channel transistor having a gate coupled to the second output node and the second p-channel transistor having a gate coupled to the first output node; a first kick transistor connected directly across the first p-channel transistor; a second kick transistor connected directly across the second p-channel transistor; a first gate drive circuit coupled to the gate of the first kick transistor and configured to turn on the first kick transistor to pull up the first output node in response to a rising edge of a signal at the first input node; and a second gate drive circuit coupled to the gate of the second kick transistor and configured to turn on the second kick transistor to pull up the second output node in response to a falling edge of a signal at the first input node.
地址 San Jose CA US