发明名称 Method of level sensitive testing a functional logic system with embedded array
摘要 Level sensitive testing is performed on a generalized and modular logic with embedded array system that is utilized as an arithmetic/logical unit in a digital computer. Each arithmetic/logical unit of a computer is formed of arrangements of combinational logic networks, arrays and storage circuitry. The storage circuitry has the capability for performing scan-in/scan-out operations independently of the system input/output and controls. Using the scan capability, the method of the invention provides for the state of the storage circuitry to be preconditioned and independent of its prior history. Test patterns from an automatic test generator are cycled through the networks of combinational logic and arrays and their respective associated storage circuitry for removal through the scan arrangement to determine their fault status.
申请公布号 US4074851(A) 申请公布日期 1978.02.21
申请号 US19760701054 申请日期 1976.06.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 EICHELBERGER, EDWARD BAXTER;MUEHLDORF, EUGEN IGOR;WALTHER, RONALD GENE;WILLIAMS, THOMAS WALTER
分类号 G06F11/22;G01R31/28;G01R31/317;G01R31/3185;G01R31/319;G06F1/10;G06F7/00;G06F7/57;G06F17/50;G11C19/00;H03K3/037;H03K19/00;H03K19/08;H03K19/20;(IPC1-7):G06F11/00 主分类号 G06F11/22
代理机构 代理人
主权项
地址