发明名称 Method for fabricating improved complementary metal oxide semiconductor devices
摘要 Disclosed is a process for a CMOS integrated circuit having polysilicon conductors of a single conductivity, single impurity type. After forming the conductors they are covered by an oxidation and diffusion mask consisting of a dual layer of silicon dioxide and silicon nitride. Then, source and drains of the p-channel and n-channel transistors are formed. Next, an implantation or diffusion barrier is grown over sources and drains. The oxidation and diffusion mask over all the conductors is then removed and they are all doped simultaneously using a single type impurity. The process may be used to additionally form polysilicon resistors by initially doping the polysilicon to a low level of conductivity. After forming the conductors and resistors they are covered by the oxidation and diffusion mask. Then a resistor mask of either silicon nitride or polysilicon is formed over the resistors to protect them during the high conductivity doping of the conductors.
申请公布号 US4391650(A) 申请公布日期 1983.07.05
申请号 US19800218891 申请日期 1980.12.22
申请人 NCR CORPORATION 发明人 PFEIFER, ROBERT F.;TRUDEL, MURRAY L.
分类号 H01L29/78;H01L21/02;H01L21/8238;H01L27/08;H01L27/092;H01L29/49;(IPC1-7):H01L21/22;H01L21/26 主分类号 H01L29/78
代理机构 代理人
主权项
地址