发明名称 I/O PAGE KILL DEFINITION FOR IMPROVED DMA AND L1/L2 CACHE PERFORMANCE
摘要 A special 'I/O' page, is defined as having a large size (e.g., 4K bytes), but with distinctive cache line characteristics. For DMA reads, the first cache line in the I/O page may be accessed, by a PCI Host Bridge, as a cacheable read and all other lines are noncacheable access (DMA Read with no intent to cache). For DMA writes, the PCI Host Bridge accesses all cache lines as cacheable. The PCI Host Bridge maintains a cache snoop granularity of the I/O page size for data, which means that if the Host Bridge detects a store (invalidate) type system bus operation on any cache line within an I/O page, cached data within that page is invalidated (L1/L2 caches continue to treat all cache lines in this page as cacheable. By defining the first line as cacheable, only one cache line need be invalidated on the system bus by the L1/L2 cache in order to cause invalidation of the whole page of data in the PCI Host Bridge. All stores to the other cache lines in the I/O Page can occur directly in the L1/L2 cache without system bus operations, since these lines have been left in the 'modified' state in the L1/L2 cache.
申请公布号 CA2298780(A1) 申请公布日期 2000.09.30
申请号 CA20002298780 申请日期 2000.02.16
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FREY, BRADLY GEORGE;GUTHRIE, GUY LYNN;ANDERSON, GARY DEAN;ARROYO, RONALD XAVIER
分类号 G06F12/08;G06F13/28;G06F13/36;(IPC1-7):G06F12/00;G11B23/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址