发明名称 Edge-triggered d-flip-flop circuit
摘要 The circuit forms an edge-triggered D-Flip-Flop with a master/slave configuration. The master circuit has only one master switch controlled by a clock signal and followed by a first inverter. The slave circuit has a slave switch followed by a second inverter and a regenerative feedback-loop. The master and slave switches can easily be realized using n-MOS-transistors instead of transmission gates, thus achieving small chip area. The Flip-Flop can easily be amended by set and reset devices and it is suitable for mass applications such as memory and microprocessor chips.
申请公布号 US6762637(B2) 申请公布日期 2004.07.13
申请号 US20010946994 申请日期 2001.09.04
申请人 INFINEON TECHNOLOGIES AG 发明人 RAYCHAUDHURI ARINDAM
分类号 H03K3/037;H03K3/3562;(IPC1-7):H03K3/356 主分类号 H03K3/037
代理机构 代理人
主权项
地址