发明名称 Method to improve cache capacity of SOI and bulk
摘要 Methods for designing a 6T SRAM cell having greater stability and/or a smaller cell size are provided. A 6T SRAM cell has a pair access transistors (NFETs), a pair of pull-up transistors (PFETs), and a pair of pull-down transistors (NFETs), wherein the access transistors have a higher threshold voltage than the pull-down transistors, which enables the SRAM cell to effectively maintain a logic "0" during access of the cell thereby increasing the stability of the cell, especially for cells during "half select." Further, a channel width of a pull-down transistor can be reduced thereby decreasing the size of a high performance six transistor SRAM cell without effecting cell the stability during access. And, by decreasing the cell size, the overall design layout of a chip may also be decreased.
申请公布号 US6934182(B2) 申请公布日期 2005.08.23
申请号 US20030678508 申请日期 2003.10.03
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHAN YUEN H.;HSU LOUIS L.;JOSHI RAJIV V.;WONG ROBERT CHI-FOON
分类号 G11C11/00;G11C11/41;G11C11/412;H01L21/8244;H01L27/11;(IPC1-7):G11C11/00 主分类号 G11C11/00
代理机构 代理人
主权项
地址