发明名称 Synchronous clock regenerator for binary serial data signals
摘要 Disclosed is a synchronous clock regenerator for generating a clock signal which can be reliably used to strobe a binary serial data signal. The incoming raw clock signal is fed into a tapped delay line which generates multiple delayed versions of the raw clock signal. Upon detection of a framing transition on the incoming data signal, the raw clock signal and multiple delayed clock signals are latched. The latched values are used to address a read only memory (ROM), the ROM containing codes specifying which, if any, of the set including the raw clock signal and multiple delayed clock signals provides the optimum phase to strobe the incoming data signal. The code read from the ROM is decoded, latched and fed to a l-of-n selector circuit. Thereafter, and until the next framing transition occurs, each raw clock pulse received is replaced by the corresponding one of the set of that raw clock pulse and the generated delayed versions of that raw clock pulse as selected by the previously latched inputs to the l-of-n selector.
申请公布号 US4415984(A) 申请公布日期 1983.11.15
申请号 US19800162806 申请日期 1980.06.25
申请人 BURROUGHS CORPORATION 发明人 GRYGER, DANA A.;DROGICHEN, DANIEL P.
分类号 H04L7/00;H04L7/033;H04L7/04;(IPC1-7):G06F7/28;G06F5/06 主分类号 H04L7/00
代理机构 代理人
主权项
地址