发明名称 Low power clock generator
摘要 A clock generator circuit for producing with very little power dissipation an output clock signal having levels determined by positive and negative power supply levels from an input clock signal having levels determined by the positive power supply level and ground. In a low state of the input clock signal, an upper or first transistor of an output transistor pair connected in series between positive and negative power supply levels is turned off by applying a ground level to the base thereof, while the lower or second transistor of the output transistor pair is turned off by applying a positive potential to its base. When the input clock signal makes a transition from the low state to the high state, a bootstrap capacitor is charged between the positive and negative power supply levels to provide a boosted positive voltage to turn on the upper transistor. While the bootstrap capacitor is charging, the base of the lower transistor is lightly grounded to partially turn it on. When the charge on the bootstrap capacitor has reached a predetermined level, the base of the first transistor is taken to the negative power supply level through an inverting transistor, the base of which also receives the boosted voltage developed across the bootstrap capacitor. By using a fully dynamic circuit arrangement, only a very small amount of power is required for operating the circuit.
申请公布号 US4496852(A) 申请公布日期 1985.01.29
申请号 US19820441707 申请日期 1982.11.15
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BLASER, EUGENE M.;CHUNG, PAUL W.;VARSHNEY, RAMESH C.
分类号 H03K5/02;H03K17/06;H03K19/017;H03K19/094;(IPC1-7):H03K17/06;H03K5/135;H03K17/10;H03K19/096 主分类号 H03K5/02
代理机构 代理人
主权项
地址