发明名称 Cache with independent addressable data and directory arrays
摘要 Cache memory includes a dual or two part cache with one part of the cache being primarily designated for instruction data while the other is primarily designated for operand data, but not exclusively. For a maximum speed of operation, the two parts of the cache are equal in capacity. The two parts of the cache, designated I-Cache and O-Cache, are semi-independent in their operation and include arrangements for effecting synchronized searches, they can accommodate up to three separate operations substantially simultaneously. Each cache unit has a directory and a data array with the directory and data array being separately addressable. Each cache unit may be subjected to a primary and to one or more secondary concurrent uses with the secondary uses prioritized. Data is stored in the cache unit on a so-called store-into basis wherein data obtained from the main memory is operated upon and stored in the cache without returning the operated upon data to the main memory unit until subsequent transactions require such return.
申请公布号 US4527238(A) 申请公布日期 1985.07.02
申请号 US19830470353 申请日期 1983.02.28
申请人 HONEYWELL INFORMATION SYSTEMS INC. 发明人 RYAN, CHARLES P.;GUENTHNER, RUSSELL W.;TRUBISKY, LEONARD G.
分类号 G06F12/08;(IPC1-7):G06F13/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址