发明名称 Stress test for memory arrays in integrated circuits
摘要 A method for stress testing a memory array in an integrated circuit. Control circuitry selects a plurality of row lines at one time. An overvoltage suitable for stressing the cells of the array is placed on the bit lines. Because a block of cells has been selected, the overvoltage is applied to all cells of the block. The block of cells selected may be either the entire memory array or a portion of the memory array. The selected rows remain selected for the duration of the stress test. Because the overvoltage is applied directly to selected cells, the full overvoltage will be used to stress the transistor gates for the entire test period. In this manner, latent defects within the memory array can be detected.
申请公布号 US5424988(A) 申请公布日期 1995.06.13
申请号 US19920954276 申请日期 1992.09.30
申请人 SGS-THOMSON MICROELECTRONICS, INC. 发明人 MCCLURE, DAVID C.;BRADY, JAMES
分类号 G01R31/28;G11C11/413;G11C29/00;G11C29/06;G11C29/34;G11C29/50;(IPC1-7):G11C7/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址