发明名称 Nested digital phase lock loop
摘要 A nested digital phase lock loop (DPLL) circuit (400) provides center bit sampling for incoming recovered data (406). Included in the nested DPLL circuit (400) are a narrow bandwidth DPLL (402) and a wide bandwidth DPLL (404) which generate first (410) and second (428) recovered clock signals respectively. Initially the first recovered clock signal (410) is used to clock in the recovered data (406) until the narrowband DPLL (402) is stabilized. Once the narrowband DPLL (402) is stabilized, the second recovered clock signal (428) generated from the wideband DPLL (404) is switched in by a multiplexer (424). If for any reason the center bit sampled data becomes corrupted, a RESET occurs in the wideband loop (404) to zero out the phase shift of the second recovered clock signal (428) to match that of the narrow loop. Thus, when a RESET occurs, the wideband loop is tracking at exactly the same clock rate as the narrowband loop.
申请公布号 US5463351(A) 申请公布日期 1995.10.31
申请号 US19940314830 申请日期 1994.09.29
申请人 MOTOROLA, INC. 发明人 MARKO, PAUL D.;WADIN, CRAIG P.;BROWN, DAVID L.
分类号 H03L7/06;H03L7/07;H03L7/099;H04L7/00;H04L7/033;(IPC1-7):H03L7/07;H03L7/10 主分类号 H03L7/06
代理机构 代理人
主权项
地址