发明名称 Routing algorithm method for standard-cell and gate-array integrated circuit design
摘要 An electronic design automation tool embodiment of the present invention comprises a five step process. In a first step, for each pin-master of arbitrary shape in a cell-master a pin access direction is identified, a region in which placing a via will connect a pin to a metal layer, and cause no design rule violation to other pin-masters, is physical bounded on the surface of a chip. Such a region is defined to be a "via-region" of the pin-master. In a second step, at least one "via-spot" within each via-region is identified that violates no design rules if vias are placed at these points. In a third step, vias are placed on each cell instance according to their via-spots. In a fourth step, a "maze-routing" is done to connect the neighboring same net pins by metal-1. In a fifth step, the vias on the pins connected by the maze-router are removed, leaving only one via on a pin if the connection for a current net is not complete.
申请公布号 US5483461(A) 申请公布日期 1996.01.09
申请号 US19930074961 申请日期 1993.06.10
申请人 ARCSYS, INC. 发明人 LEE, KAIWIN;CHUNG, LU;LIN, CHIN-HSEN;LIAO, YUH-ZEN;WUU, STEPHEN
分类号 G06F17/50;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址