发明名称 Carry chain adder using regenerative push-pull differential logic
摘要 A carry indicating circuit selectively generates a carry-in signal indicating whether the addition of a first plurality of bits results in a carry. A first carry chain circuit selectively generates a first carry-out signal indicating whether the addition of a second plurality of bits together with a carry from the addition of the first plurality of bits results in a carry, and a second carry chain circuit selectively generates a second carry-out signal indicating whether the addition of the second plurality of bits without a carry from the addition of the first plurality of bits results in a carry. Selection circuitry, coupled to the carry indicating circuit and to the first and second carry chain circuits, selects either the first carry-out signal or the second carry-out signal in response to the carry-in signal. The first and second carry chain circuits and/or the selection circuitry each includes a first transistor connected to a second transistor so that the first and second transistors may be initially biased in a nonconducting state when a first node is at a first voltage potential and a second node is at a second voltage potential, the first voltage potential being different from the second voltage potential. Altering circuitry is provided for altering the voltage potential at the first and second nodes for causing the first and second transistors to be in a conducting state and for accelerating the voltage at the first and second nodes to final voltage potentials.
申请公布号 US5487025(A) 申请公布日期 1996.01.23
申请号 US19930152561 申请日期 1993.11.15
申请人 INTERGRAPH CORPORATION 发明人 PARTOVI, HAMID;DRAPER, DONALD A.
分类号 G06F7/50;G06F7/503;H03K19/017;(IPC1-7):G06F7/50 主分类号 G06F7/50
代理机构 代理人
主权项
地址