发明名称 Data transmission system and data transmission apparatus
摘要 A data transmission system including a slave device (30) and a master device (10) is disclosed. Slave device (30) may include a slave side clock signal generator section (32) for generating a slave side clock signal (CLKSOUT), a phase adjusting circuit (40) for controlling a phase of a slave side clock signal (CLKSOUT), output sections (33-1 to 33-m) for outputting transmission data signals (SD1 to SDm) in response to slave side clock signal (CLKSOUT), and a timing reference signal generator section (34) for outputting a timing reference signal (SSPH) in response to slave side clock signal (CLKSOUT). Master device (10) may include a master side clock signal generator section (11) for generating master side clock signal (CLKM), input sections (12-1 to 12-m) for sampling data signals (SD1 to SDm) in response to master side clock signal (CLKM), and a phase compare circuit (19) for generating a phase adjustment instruction signal (SADJOUT) based upon timing reference signal (SSPH) and master side clock signal (CLKM). Phase adjusting circuit (40) may adjust a phase of slave side clock signal (CLKSOUT) in response to phase adjustment instruction signal (SADJOUT). In this way, data setup and/or hold times may be improved.
申请公布号 US2002116468(A1) 申请公布日期 2002.08.22
申请号 US20020062907 申请日期 2002.01.31
申请人 ISHIKAWA TORU 发明人 ISHIKAWA TORU
分类号 G06F1/12;G06F13/42;H04L7/00;H04L7/02;(IPC1-7):G06F15/16 主分类号 G06F1/12
代理机构 代理人
主权项
地址