发明名称 Transmit virtual concatenation processor
摘要 A transmit virtual concatenation processor for multiplexing channelized data onto a SONET/SDH frame is disclosed. The processor is scalable and is able to handle mapping a number of data channels to a number of different frame sizes including STS-12, STS-48, STS-192 and STS-768. The processor supports virtual concatenation with arbitrary channel mapping at both STS-1 and STS-3c granularities. The processor also supports contiguous concatenation with STS-12c, STS-24c, STS-48c, STS-192c, etc. capacities (i.e., STS-Nc where N is a multiple of 3). In addition, the processor supports mixed concatenation where some channels are using contiguous concatenation and some other channels are using STS-3c-Xv virtual concatenation. Alternatively, the processor is able to support any virtual concatenation, any contiguous concatenation and any mixed concatenation. The processor terminates the H1, H2 and H3 bytes in the line overhead of a SONET/SDH frame and inserts the multi-frame indicator and sequence number in the H4 byte of the path overhead.
申请公布号 US2003043851(A1) 申请公布日期 2003.03.06
申请号 US20010943886 申请日期 2001.08.30
申请人 PMC-SIERRA, INC. 发明人 WU ZHAO;LIAO HENG
分类号 H04J3/16;(IPC1-7):H04J3/07 主分类号 H04J3/16
代理机构 代理人
主权项
地址