发明名称 Selective removal of charge-trapping layer for select gate transistor and dummy memory cells in 3D stacked memory
摘要 Fabrication techniques for a three-dimensional stack memory device remove the charge-trapping material from the select gate transistors and the dummy memory cells to avoid unintentional programming which increases the threshold voltage. In one approach, a stack is formed with a sacrificial material for the a) control gate layers of the select gate transistors and the dummy memory cells and the b) control gate layers of the data memory cells. A slit is formed to allow etchants to be introduced to selectively remove the sacrificial material and then the charge-trapping material for the select gate transistors and dummy memory cells. A protective layer is provided partway in the slit, or the slit is etched in two steps.
申请公布号 US9490262(B1) 申请公布日期 2016.11.08
申请号 US201615143922 申请日期 2016.05.02
申请人 SanDisk Technologies LLC 发明人 Pang Liang;Dong Yingda
分类号 H01L27/115;H01L29/66;H01L21/28;H01L21/306;H01L21/265 主分类号 H01L27/115
代理机构 Vierra Magen Marcus LLP 代理人 Vierra Magen Marcus LLP
主权项 1. A method for fabricating a memory device, comprising: forming a stack comprising alternating control gate layers and dielectric layers, the control gate layers of the stack comprise a control gate layer for a first transistor above control gate layers for data memory cells; forming a memory hole in the stack, the memory hole having a sidewall; depositing a charge-trapping material, a tunneling material and a channel material along the sidewall, wherein the charge-trapping material is deposited before the tunneling material, and the tunneling material is deposited before the channel material; etching a slit in the stack; depositing a protective layer in the slit; etching down the protective layer to a height in the stack which is between the control gate layer for the first transistor and the control gate layers for the data memory cells, exposing a sacrificial material of the control gate layer for the first transistor to the slit and leaving a remaining portion of the protective layer which shields a sacrificial material of the control gate layers for the data memory cells from the slit; providing an etchant in the slit which etches away the sacrificial material of the control gate layer for the first transistor, creating a void in the control gate layer for the first transistor and exposing a portion of the charge-trapping material in the control gate layer for the first transistor; providing an etchant in the slit to etch away the portion of the charge-trapping material which is in the control gate layer for the first transistor; providing an etchant in the slit which etches away the remaining portion of the protective layer, exposing the sacrificial material of the control gate layers for the data memory cells to the slit; providing an etchant in the slit which etches away the sacrificial material of the control gate layers for the data memory cells, creating voids in the control gate layers for the data memory cells; depositing a metal in the slit, the metal fills the void in the control gate layer for the first transistor and the voids in the control gate layers for the data memory cells, wherein portions of the charge-trapping material in the control gate layers for the data memory cells remain in the memory device; and providing a blocking oxide layer between the charge-trapping material and the metal.
地址 Plano TX US