发明名称 CIRCUIT FOR CLAMPING WORD WIRE
摘要 <p>WORD LINE CLAMPING CIRCUIT of the Invention A word line clamping circuit for use with field effect transistor memories is disclosed which permits the clamping of the word line to a reference potential using a minimum of devices and without the consumption of d.c. power so that multi-level bit line potentials may be utilized during the memory cycle. This is achieved by connecting a field effect transistor (FET) between word line and ground under control of a word line decoder so that a node associated with the last mentioned FET is held in either an uncharged or charged condition depending on whether the decoder is selecting its associated word line or not selecting it. Because the unselected word lines are held at ground during a portion of the memory cycle when reading or writing of memory cells associated with a selected word line is taking place, any capacitive coupling which might change the content of cells associated with unselected word lines is avoided and, for whatever the reason, bit line potentials may now be changed to different levels without affecting information storage during the memory cycle. Two circuits are shown which, under control of the word line decoder, permit the grounding of unselected word lines during at least a major portion of the memory cycle.</p>
申请公布号 JPS52108741(A) 申请公布日期 1977.09.12
申请号 JP19770013152 申请日期 1977.02.10
申请人 IBM 发明人 DOMINITSUKU PATORITSUKU SUPAMU
分类号 G11C11/41;G11C8/08;G11C8/10;G11C11/407;G11C11/413 主分类号 G11C11/41
代理机构 代理人
主权项
地址