发明名称 Test fixture for providing electrical access to each I/O pin of a VLSI chip having a large number of I/O pins
摘要 A VLSI chip tester for defining and performing functional tests, delay tests, and DC parametric tests on VLSI chips. The VLSI chip under test is mounted to a paddle card which, in turn, is detachably held under pressure against a circuit board mounted in a test fixture. A connector is sandwiched between the paddle card and circuit board. The connector has insulated, spaced-apart conductors that are orthogonal to the paddle card and circuit board, and that provide electrical contact between each pin of the VLSI chip under test and a corresponding pad on the circuit board. Shift register circuits mounted to the circuit board provide a single stage corresponding to each I/O pin of the device under test. Each stage may function as an input or output device. A computer or computers are coupled to the shift register circuits through appropriate cabling and driver/receiver/termination circuits. Test data to be sent to or from the computer may be shifted serially into or out of the shift register circuits. Similarly, test data to be sent to or from the device under test may be shifted in parallel into or out of the shift register circuits. A self-test capability is provided.
申请公布号 US4504783(A) 申请公布日期 1985.03.12
申请号 US19820429898 申请日期 1982.09.30
申请人 STORAGE TECHNOLOGY PARTNERS 发明人 ZASIO, JOHN;ELVEY, DWIGHT;TANIZAWA, RONALD
分类号 G01R31/319;(IPC1-7):G01R15/12 主分类号 G01R31/319
代理机构 代理人
主权项
地址