发明名称 Data retention circuit.
摘要 <p>A data retention circuit which can securely prevent erroneous data from being written into a backup RAM, even when a software upset occurs, for secure data retention in the backup RAM and a game machine provided with the data retention circuit. A backup chip select signal (21f) output from an address decoder (21) is supplied through an AND gate (30) to the backup RAM (20), and outputs of an enable circuit (31) and a software upset detection circuit (41) are used to enable the AND gate (30). The enable circuit (31) outputs an enable signal (31a) only when a predetermined ID code signal is supplied from a CPU (22). When inconsistency between an access pattern and read/write signal occurs, the software upset detection circuit (41) outputs a software upset detection signal (41a). The AND gate (30) blocks a supply of a backup chip select signal (21f) to the backup RAM (20) according to a combination of the software upset detection signal (41a) and the enable signal (31a). &lt;IMAGE&gt;</p>
申请公布号 EP0581253(A2) 申请公布日期 1994.02.02
申请号 EP19930112009 申请日期 1993.07.27
申请人 ROHM CO., LTD. 发明人 ONISHI, SHUJI
分类号 G06F11/30;G06F12/14;G06F21/24;G11C7/24;(IPC1-7):G11C14/00 主分类号 G06F11/30
代理机构 代理人
主权项
地址