发明名称 Comparator circuit comprising input signal attenuator
摘要 A comparator circuit comprising a comparator which includes a first and a second supply terminal for connection to a supply voltage. A first input terminal is connected to a reference voltage and a second input terminal is connected via an attenuation circuit to a signal terminal for connection to an input voltage. The attenuation circuit includes a resistor, a bias voltage terminal for connection to a bias voltage, and a MOS transistor having a gate (g), backgate (bg), source (s) and drain (d). The drain is connected to the signal terminal and the source and the backgate are connected to the second input terminal. The gate is connected to the bias voltage terminal and the resistor is inserted between the gate and the source of the transistor. In the case of high input voltages on the signal terminal, the MOS transistor operates in its saturation range and the voltage on the source continues to be substantially equal to the bias voltage. If the drain voltage falls below the bias voltage (Vbias), the MOS transistor is rendered conductive in the linear range and the voltage on the source follows the voltage on the drain. The comparator thus is protected against excess voltage on the second input terminal.
申请公布号 US5304865(A) 申请公布日期 1994.04.19
申请号 US19930010229 申请日期 1993.01.28
申请人 U.S. PHILIPS CORPORATION 发明人 SCHOOFS, FRANCISCUS A. C. M.
分类号 G01R19/165;G01R19/00;H03F1/52;H03K5/08;H03K5/24;(IPC1-7):H03K5/153 主分类号 G01R19/165
代理机构 代理人
主权项
地址