发明名称 Dual digital phase locked loop clock channel for optical recording
摘要 A digital phase lock loop channel is provided for threshold detection of a pulse width modulated binary data stream that has negative and positive transitions defining one binary state of the data stream. A threshold-establishing and transition-detecting network receives this data stream and provides a first output of one polarity corresponding to the detection of a positive transition, a second output of an opposite polarity corresponding to the detection of a negative transition, and a time-of-arrival output corresponding to a positive and a negative transition. A first and a second digital PLL is provided, each PLL having a transition input, a time-of-arrival input, a phase-error input, a phase error output a data-valid output, and a data output. Each PLL has an internal digital phase detector network connected to receive its transition input and its time-of-arrival input, and each PLL is operable to generate the phase error output therefrom. Each PLL has an internal digital loop filter connected to receive the phase error output generated by its phase detector network, and to receive the phase error output that is generated by the other PLL. The output of the loop filter of each PLL is connected to the data-valid and data outputs of its respective PLL.
申请公布号 US5502711(A) 申请公布日期 1996.03.26
申请号 US19950407124 申请日期 1995.03.20
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CLARK, ALAN R.;HUTCHINS, ROBERT A.;PATAPOUTIAN, ARA S.
分类号 G11B7/005;G11B11/105;G11B20/14;H03L7/07;(IPC1-7):G11B7/00 主分类号 G11B7/005
代理机构 代理人
主权项
地址