发明名称 Programmable memory controller having two level look-up for memory timing parameter
摘要 A memory controller which provides a series of queues between the processor and the PCI bus and the memory system. Memory coherency is maintained in two different ways. Before any read operations are accepted from the PCI bus, both of the posting queues must be empty. A content addressable memory (CAM) is utilized as the Peripheral Component Interconnect (PCI) to memory queue. When the processor performs a read request, the CAM is checked to determine if one of the pending write operations in the PCI to memory queue is to the same address as the read operation of the processor. If so, the read operation is not executed until the PCI memory queue is cleared of the write. To resolve the problem of aborting a Memory Read Multiple operation, an abort signal from the PCI bus interface is received and as soon thereafter as can be done the read ahead cycle is terminated, even though the read ahead cycle has not fully completed. The memory controller has improved prediction rules based on whether the cycle is coming from the processor or is coming from the PCI bus to allow more efficient precharging when PCI bus cycles are used. The memory controller is highly programmable for multiple speeds and types of processors and several speeds of memory devices. The memory controller includes a plurality of registers that specify number of clock periods for the particular portions of a conventional dynamic random access memory cycle which are used to control state machine operations.
申请公布号 US5778413(A) 申请公布日期 1998.07.07
申请号 US19960606546 申请日期 1996.02.26
申请人 COMPAQ COMPUTER CORPORATION 发明人 STEVENS, JEFFREY C.;LARSON, JOHN E.;THOME, GARY W.;COLLINS, MICHAEL J.;MORIARTY, MICHAEL
分类号 G06F12/06;G06F13/16;G06F13/42;(IPC1-7):G06F12/00;G06F13/10 主分类号 G06F12/06
代理机构 代理人
主权项
地址