发明名称 Shallow junction ferroelectric memory cell and method of making the same
摘要 A method of forming a FEM cell semi-conductor structure includes forming a device area for the ferroelectric memory (FEM) gate unit on a silicon substrate. Appropriate impurities are implanted into the device area to form conductive channels, for use as a source junction region, a gate junction region and a drain junction region. A FEM cell includes a FEM gate unit formed on the substrate. A gate junction region is formed between the source junction region and the drain junction region for the FEM gate unit on the FEM gate unit device area, which FEM gate unit includes a lower metal layer, a ferroelectric (FE) layer, and an upper metal layer. A shallow junction layer is formed between the FEM gate unit and the gate junction region, as another conductive channel. The FEM gate unit is spaced apart from the source region and the drain region, as is the conductive channel between the FEM gate unit and the gate junction region. Formation of the various conductive channels may take place at various stages of the manufacture, depending on what other devices are built on the substrate, and depending on the efficiencies of the various orders of construction. The structure of the FEM cell semiconductor includes a substrate, which may be a bulk silicon substrate or an SOI-type substrate. Conductive channels of a first and a second type are located on the substrate.
申请公布号 US5942776(A) 申请公布日期 1999.08.24
申请号 US19970869534 申请日期 1997.06.06
申请人 SHARP LABORATORIES OF AMERICA, INC.;SHARP KABUSHIKI KAISHA 发明人 HSU, SHENG TENG;LEE, JONG JAN
分类号 G11C11/22;H01L21/28;H01L21/8246;H01L21/84;H01L27/115;H01L29/78;(IPC1-7):H01L21/824 主分类号 G11C11/22
代理机构 代理人
主权项
地址