发明名称 PARALLEL BACKPLANE PHYSICAL LAYER INTERFACE WITH SCALABLE DATA BANDWIDTH
摘要 An interface between a parallel backplane bus of a physical layer of a communication device and a higher layer of the device is provided in a manner compatible with a serial bus architecture such as IEEE 1394. The interface includes a parallel backplane physical layer controller having multiple receive data lines for receiving data from the backplane bus, and multiple transmit data lines for transmitting data to the backplane bus. A link layer controller is coupled to the parallel backplane physical layer controller, and communicates with the parallel backplane physical layer controller over a data bus. The parallel backplane physical layer controller can provide an effective data bandwidth which is greater than its operating clock rate. The parallel backplane physical layer controller may also be operative to support communications with the backplane bus using a plurality of different backplane bus widths, such as a single data bit bus width, a two data bit bus width, a four data bit bus width and an eight data bit bus width. The throughput data bandwidth of the interface can therefore be scaled by selecting one of the data bus widths supported by the parallel backplane physical layer controller.
申请公布号 CA2270094(A1) 申请公布日期 1999.12.03
申请号 CA19992270094 申请日期 1999.04.26
申请人 LUCENT TECHNOLOGIES INC. 发明人 KIM, CHANG H.;KRAML, MARK H.
分类号 H04L29/02;G06F13/40;H04L12/64;(IPC1-7):H04L29/10;H04L12/40 主分类号 H04L29/02
代理机构 代理人
主权项
地址