发明名称 Built-in self verification circuit for system chip design
摘要 A built-in verification circuit having a circuit-under-test circuit, a test pattern generator, a bi-directional signal flow switch and three unidirectional, signal flow switches. The test pattern generator produces a testing pattern based on an input/output port order fault model. The bi-directional signal flow switch is positioned between the input terminal of the built-in verification circuit and the circuit-under-test circuit. The first unidirectional signal flow switch is positioned between the circuit-under-test circuit and the test pattern generator. The second unidirectional signal flow switch is positioned between the circuit-under-test circuit and the output terminal of the built-in verification circuit. The third unidirectional signal flow switch is positioned between the test pattern generator and the output terminal of the built-in verification circuit. The bi-directional signal flow switch and the first unidirectional signal flow switch are used for controlling the input terminal of the built-in verification circuit and the signal flow direction of the test pattern generator. The second and the third unidirectional signal flow switch are used for controlling the signal source of the output from the built-in verification circuit.
申请公布号 US6675337(B1) 申请公布日期 2004.01.06
申请号 US20000630905 申请日期 2000.08.02
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 TUNG SHING-WU;WANG CHUN-YAO;JOU JING-YANG
分类号 G01R31/3183;(IPC1-7):G01R31/28 主分类号 G01R31/3183
代理机构 代理人
主权项
地址