发明名称 Random access memory (RAM) capacitor in shallow trench isolation with improved electrical isolation to overlying gate electrodes
摘要 A process for fabricating a novel random access memory (RAM) capacitor in a shallow trench isolation (STI). The method utilizes a novel node photoresist mask for plasma etching recesses in the STI that prevents plasma-etch-induced defects in the substrate. This novel photoresist mask is used to etch bottle-shaped recesses in the STI under a first hard mask. After forming bottom electrodes in the recesses and forming an interelectrode dielectric layer, a conducting layer is deposited sufficiently thick to fill the recesses and to form a planar surface, and a second hard mask is deposited. The conducting layer is patterned to form the capacitor top electrodes. This reduced topography results in reduced leakage currents when the gate electrodes are formed over the capacitor top electrodes.
申请公布号 US6949785(B2) 申请公布日期 2005.09.27
申请号 US20040757203 申请日期 2004.01.14
申请人 发明人
分类号 H01L21/02;H01L21/311;H01L21/8242;H01L27/108;(IPC1-7):H01L27/108 主分类号 H01L21/02
代理机构 代理人
主权项
地址