发明名称 Structure for static random access memory
摘要 A method in a computer-aided design system for generating a functional design model of a static random access memory is described herein. The method comprises generating a functional representation of a first local evaluation logic coupled to a first set of consecutive global bit lines (GBLs) and a first set of local bit lines (LBLs), the first local evaluation logic comprising a plurality of devices. The method further comprises generating a functional representation of a second local evaluation logic communicatively coupled to the first local evaluation logic via the devices; the second local evaluation logic is coupled to a second set of consecutive GBLs and a second set of LBLs. In addition, the second set of consecutive GBLs consecutive to the first set of consecutive GBLs, the first and second evaluation logics to generate signals from the LBLs such that one GBL is to be active at any point in a read or write cycle and the other GBLs are not concurrently active.
申请公布号 US9465905(B1) 申请公布日期 2016.10.11
申请号 US201514870112 申请日期 2015.09.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 Arie Lior;Herooti Lidar;Jungmann Noam;Kachir Elazar;Shalom Hezi;Wagner Israel A.
分类号 G11C11/00;G06F17/50;G11C16/10;G11C7/18;G11C11/413;G11C16/08;G11C11/412;G11C11/419;G11C16/04 主分类号 G11C11/00
代理机构 代理人
主权项 1. A method in a computer-aided design system for generating a functional design model of a static random access memory, comprising: generating a functional representation of a first local evaluation logic coupled to a first set of consecutive global bit lines (GBLs) and a first set of local bit lines (LBLs), the first local evaluation logic comprising a plurality of devices; generating a functional representation of a second local evaluation logic communicatively coupled to the first local evaluation logic via the devices, the second local evaluation logic coupled to a second set of consecutive GBLs and a second set of LBLs, the second set of consecutive GBLs consecutive to the first set of consecutive GBLs, the first and second evaluation logics to generate signals from the LBLs such that one GBL is to be active at any point in a read or write cycle and the other GBLs are not concurrently active.
地址 Armonk NY US