发明名称 Power supply circuit
摘要 In a power supply circuit having input and output terminals, an error amplifier has first and second paths independent of each other to output a control voltage, a first MOS transistor is interposed between the input terminal and an intermediate node, and a step-up section steps up a voltage supplied from the intermediate node and outputs the stepped-up voltage to the output terminal. The step-up section includes a capacitor, a second MOS transistor, a third MOS transistor, and a drive circuit. The first end of the capacitor is connected to the intermediate node. The second MOS transistor is interposed between the input terminal and a second end of the capacitor. The third MOS transistor is interposed between the second end of the capacitor and a ground. The drive circuit drives the second and third MOS transistors in a complementary manner based on a clock signal.
申请公布号 US9531259(B2) 申请公布日期 2016.12.27
申请号 US201514644235 申请日期 2015.03.11
申请人 DENSO CORPORATION 发明人 Tamura Mitsuhiro;Honda Yoshimitsu
分类号 H02M3/07;B60L11/18;H02M1/00 主分类号 H02M3/07
代理机构 Posz Law Group, PLC 代理人 Posz Law Group, PLC
主权项 1. A power supply circuit for generating an output voltage having a predetermined target value from an input voltage inputted through a power input terminal, the power supply circuit configured to output the output voltage through a power output terminal, the power supply circuit comprising: a voltage detector configured to output a detection voltage depending on a voltage of the power output terminal; a command voltage generator configured to generate a command voltage to command the target value for the output voltage; an error amplification circuit having a first output path and a second output path to output a control voltage depending on a difference between the detection voltage and the command voltage, the first output path and the second output path being independent of each other; a first MOS transistor interposed in a path from the power input terminal to an intermediate node and having a gate to which the control voltage outputted through the first output path is supplied, and a step-up section configured to step up a voltage supplied from the intermediate node and output the stepped-up voltage to the power output terminal, wherein the step-up section includes a capacitor, a second MOS transistor, a third MOS transistor, and a drive circuit, a first end of the capacitor is connected to the intermediate node through a reverse-flow-prevention switching device, the second MOS transistor is interposed in a path from the power input terminal to a second end of the capacitor and has a gate to which the control voltage outputted through the second output path is supplied, the third MOS transistor is interposed in a path from the second end of the capacitor to a ground, the drive circuit drives the second MOS transistor and the third MOS transistor in a complementary manner based on a clock signal, when the clock signal is at a first level, the drive circuit continues to supply the control voltage to the gate of the second MOS transistor while supplying an OFF-drive voltage to a gate of the third MOS transistor to turn OFF the third MOS transistor, and when the clock signal is at a second level different from the first level, the drive circuit supplies an OFF-drive voltage, instead of the control voltage, to the gate of the second MOS transistor to turn OFF the second MOS transistor while supplying an ON-drive voltage to the gate of the third MOS transistor to turn ON the third MOS transistor.
地址 Kariya JP