发明名称 TIMING ERROR DETECTION SYSTEM
摘要 <p>PURPOSE:To obtain highly reliable data by setting a more strict tolerance to a deviation in timing during data writing. CONSTITUTION:When a basic clock is supplied from a phase-locked oscillator 1, a counter 2 outputs signals Q2, Q3 and Q4. The signal Q3 is supplied to the data input terminal D of a D-F/F11, and the signal Q2 is supplied to the clock input terminal CK. The period when a signal I supplied from the D-F/F11 to a D-F/ F12 has a level High is regarded as an error window, and consequently error windows are generated as both ends of a data window. An error detection signal J outputted from the D-F/F12 has the same level with the signal I when a data pulse E is applied to a clock input terminal CK, so the pulse E is entered at such timing that it is in the data window and also in the error window at the same time, the signal J has the level High, which is judged as an error.</p>
申请公布号 JPS5817511(A) 申请公布日期 1983.02.01
申请号 JP19810115266 申请日期 1981.07.24
申请人 TOKYO SHIBAURA DENKI KK 发明人 MATSUMOTO SEIJIROU
分类号 G11B20/10;G11B20/14;H04L7/00 主分类号 G11B20/10
代理机构 代理人
主权项
地址