发明名称 Application of deep-junction non-self-aligned transistors for suppressing hot carriers.
摘要 <p>A structure and method of fabricating same is provided for a deep junction, non-self-aligned MOS transistor for suppressing hot carrier injection. According to the invention, dopant is introduced into a semiconductor substrate of a first conductivity type to form first and second spaced-apart substrate regions of opposite conductivity in the substrate. The first and second regions will become the source and drain regions of a deep junction, non-self-aligned MOS transistor having an effective channel length less than about 3.5 microns. The junction depth of the source and drain regions is greater than about 4000 Angstroms. Next, a layer of dielectric material is formed over the substrate. A region of conductive material is then formed over the dielectric material to serve as the gate of the MOS device. The resulting deep junction device has improved reliability as compared to self-aligned MOS devices of comparable effective channel length.</p>
申请公布号 EP0307849(A2) 申请公布日期 1989.03.22
申请号 EP19880114927 申请日期 1988.09.13
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 MOHAMMADI, FARROKH;SHYU, CHIN-MIIN
分类号 H01L21/822;H01L27/04;H01L29/78 主分类号 H01L21/822
代理机构 代理人
主权项
地址