发明名称 Input/output buffer circuit having reduced power consumption
摘要 There are provided an input/output buffer circuit having a reduced power consumption, and an electronic equipment using these buffer circuits. An input buffer is located on an input line while an output buffer is disposed on an output line. Each of the buffers is connected to an input/output line having input/output terminals. A latch circuit is connected to the input/output line and is switched between a first ON state in which the latch circuit is latchable and a first OFF state in which an output end of the latch circuit is in high impedance by a first control signal from a first control terminal. The output buffer is switched between a second ON state in which the output buffer can output a signal and a second OFF state in which an output end of the output buffer is in high impedance by a second control signal from a second control terminal. The first and second control signals may be common, or the second control signal may be generated by delaying it relative to the first control signal at a delay circuit.
申请公布号 US5739701(A) 申请公布日期 1998.04.14
申请号 US19960623002 申请日期 1996.03.28
申请人 SEIKO EPSON CORPORATION 发明人 OSHIMA, MASAYUKI
分类号 H03K17/00;H03K17/16;H03K19/00;H03K19/0175;(IPC1-7):H03K19/017 主分类号 H03K17/00
代理机构 代理人
主权项
地址