发明名称 Fast sign extend for multiplier array sums and carrys
摘要 A multiplier in a floating point processor includes a circuit to determine for each bit of the multiplier operand a 3 times booth recode and a booth recode multiplier array which implements a 3 times booth recode multiplication. The multiplier includes logic to determine a fast sign extend to replace bit positions shifted in the array as well as a rounding adder to provide a rounded result while determining the final result from the booth recode multiplier. The multiplier also includes a circuit to determine a contribution to the final multiplication result from a lower order product with out forming the entire product.
申请公布号 US5825679(A) 申请公布日期 1998.10.20
申请号 US19950526257 申请日期 1995.09.11
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 WOLRICH, GILBERT M.;OLESIN, ANDREW S.
分类号 G06F7/52;(IPC1-7):G06F7/52 主分类号 G06F7/52
代理机构 代理人
主权项
地址
您可能感兴趣的专利