发明名称 D-type flip-flop circuit
摘要 <p>There is provided a D-type flip-flop circuit which is improved in terms of operating frequency. First and second current supplying circuits are provided as sources for supplying currents to first and third differential circuits for inputting data and to second and fourth differential circuits for holding data in a master circuit and a slave circuit. Further, timing for supplying the currents to the respective differential circuits for inputting and holding data are controlled by first and second clock signals, respectively. The D-type flip-flop circuit is improved in terms of operating frequency by optimizing timing for writing input data and timing for holding data by arranging the first clock signal so as to have a certain delay with respect to the second clock signal. Further, the D-type flip-flop circuit is improved with respect to the operating frequency also by optimizing the value of the currents supplied to the respective differential circuits. &lt;IMAGE&gt;</p>
申请公布号 EP0874459(A2) 申请公布日期 1998.10.28
申请号 EP19980107134 申请日期 1998.04.20
申请人 NIPPON PRECISION CIRCUITS INC. 发明人 UENO, NAOKI
分类号 H03K3/286;H03K3/289;H03K3/3562;(IPC1-7):H03K3/289;H03K3/356 主分类号 H03K3/286
代理机构 代理人
主权项
地址