发明名称 Parallel test circuit for semiconductor memory device
摘要 There is disclosed a parallel test circuit for a semiconductor memory device having a memory army with a plurality of memory cells and a plurality of comparators used for high-speed memory cell test, including a plurality of fist comparators performing first comparison with respect to data transmitted through a plurality of data output lines formed near memory blocks of the memory array; a plurality of second comparators coupled in common with each output terminal of the first comparators and performing second comparison with respect to output data of the first comparators; a multiplexer multiplexing output of the second comparator; first and second switches alternatively connected to an output terminal of the multiplexer; and a data output buffer coupled in common with output terminals of the first and second switches and buffering outputs of the first and second switches. The multiplexer is connected to the first switches for a first mode operation, and is connected to the second switch for a second mode operation to thereby perform a two-way data test.
申请公布号 US5961657(A) 申请公布日期 1999.10.05
申请号 US19960770671 申请日期 1996.12.20
申请人 SAMSUNG ELECTRONICS, CO., LTD. 发明人 PARK, CHAN-JONG;JEONG, SE-JIN
分类号 G11C11/401;G11C29/26;G11C29/34;G11C29/38;(IPC1-7):G11C29/00;G06F11/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址