发明名称 Semiconductor package and mount board, and mounting method using the same
摘要 The package-side land 3a of a semiconductor package P1 is wholly exposed into the opening 5a of a solder resist layer 5. The board-side land 12a of the mount board B1 is also wholly exposed into the opening 13a of a solder resist layer 13. When the semiconductor package P1 and the mount board B1 are joined to each other through a soldering layer 14a, the soldering layer 14a is brought into contact to both the lands 3a and 12a while extending to the side wall surfaces thereof so that the joint strength can be enhanced by the increasing contact area and the shape. When the lands 3a and 12a are set to be equal to each other in dimension and shape, the soldering layer 14a is shaped into a pillar having a substantially uniform section, thereby preventing local concentration of stress. To ensure the joint strength based on a conductive material layer and enhance the mount reliability by making fine the terminals on a relay substrate which correspond to the input or output terminals of a semiconductor chip, and making the pitch narrow.
申请公布号 US2002058356(A1) 申请公布日期 2002.05.16
申请号 US20000631524 申请日期 2000.08.03
申请人 OYA YOICHI 发明人 OYA YOICHI
分类号 H01L23/12;H01L23/31;H01L23/32;H01L23/498;H05K1/18;H05K3/34;(IPC1-7):H01L21/44 主分类号 H01L23/12
代理机构 代理人
主权项
地址