发明名称 Buffer re-ordering system
摘要 A method and implementing system is provided in which multiple nodes of a PCI bridge/router circuit are connected to corresponding plurality of PCI busses to enable an extended number of PCI adapters to be connected within a computer system. Multiple enhanced arbiters are implemented to enable non-blocking and deadlock-free operation while still complying with PCI system requirements. An exemplary PCI-to-PCI router (PPR) circuit includes the arbiters as well as PPR buffers for temporarily storing transaction-related information passing through the router circuit between adapters on the PCI busses and/or between PCI adapters and the CPUs and system memory or other system devices. A buffer re-naming methodology is implemented to eliminate internal request/completion transaction information transfers between bridge buffers thereby increasing system performance. Transaction ordering rules are also implemented along with the arbiters to enable optimal information transfer management through the buffers, and routing tables are used to enable the addressing of all of the adapters on the plurality of PCI busses, and the efficient parallel peer-to-peer and IOP transfer of information between the adapter devices and also between the system and adapter devices on the PCI busses.
申请公布号 US6418503(B1) 申请公布日期 2002.07.09
申请号 US19990377633 申请日期 1999.08.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 MOERTL DANIEL FRANK;NEAL DANNY MARVIN;THURBER STEVEN MARK;YANES ADALBERTO GUILLERMO
分类号 G06F13/10;G06F13/40;(IPC1-7):G06F13/10 主分类号 G06F13/10
代理机构 代理人
主权项
地址