发明名称 ARITHMETIC FUNCTIONS IN TORUS AND TREE NETWORKS
摘要 <p>A novel massively parallel supercomputer of hundreds of teraOPS-scale includes node architectures based upon System-On-a-Chip technology, i.e., each processing node comprises a single Application Specific Integrated Circuit (ASIC). Within each ASIC node is a plurality of processing elements each of which consists of a central processing unit (CPU) and plurality of floating point processors to enable optimal balance of computational performance, packaging density, low cost, and power and cooling requirements. The plurality of processors within a single node individually or simultaneously work on any combination of computation or communication as required by the particular algorithm being solved. The system-on-a-chip ASIC nodes are interconnected by multiple independent networks that optimally maximizes packet communications throughput and minimizes latency. The multiple networks include three high-speed networks for parallel algorithm message passing including a Torus, Global Tree, and a Global Asynchronous network that provides global barrier and notification functions.</p>
申请公布号 IL157510(D0) 申请公布日期 2004.03.28
申请号 IL20020157510 申请日期 2002.02.25
申请人 IBM CORPORATION 发明人
分类号 G06F11/10;G06F9/46;G06F9/52;G06F11/00;G06F11/20;G06F12/00;G06F12/02;G06F12/08;G06F12/10;G06F13/00;G06F13/24;G06F13/38;G06F15/173;G06F15/177;G06F15/80;G06F17/14;H04L1/00;H04L7/02;H04L7/033;H04L12/28;H04L12/56;H04L25/02;H05K7/20;(IPC1-7):G06F 主分类号 G06F11/10
代理机构 代理人
主权项
地址