发明名称 Semiconductor integrated circuit having pads with less input signal attenuation
摘要 An integrated semiconductor device is provided that has pads with less input signal attenuation. When J-FET (2) is driven by an input signal, the current passing through it varies. The parasitic capacitance (4) is charged or discharged by the input/output signal of the buffer circuit (6) following the varying current. Thus, since the voltage across the parasitic capacitance (3) varies in phase and at the same level, the parasitic capacitance (3) can be ignored. This effect allows attenuation of an input signal due to the parasitic capacitance (3) to be prevented.
申请公布号 US6771112(B1) 申请公布日期 2004.08.03
申请号 US20000552085 申请日期 2000.02.24
申请人 SANYO ELECTRIC CO., INC. 发明人 ISHIKAWA TSUTOMU;KOJIMA HIROSHI
分类号 H01L21/761;H01L27/06;H01L27/098;H01L29/808;H03F1/14;(IPC1-7):H03K17/687 主分类号 H01L21/761
代理机构 代理人
主权项
地址
您可能感兴趣的专利