发明名称 INTEGRATED CIRCUIT CONTAINING BI-POLAR AND COMPLEMENTARY MOS TRANSISTORS ON A COMMON SUBSTRATE AND METHOD FOR THE MANUFACTURE THEREOF
摘要 An integrated circuit containing bipolar and complementary MOS transistors wherein the base and emitter terminals of the bipolar transistor, as well as the gate electrodes of the MOS transistors, are composed of a silicide or of a double layer polysilicon silicide. The base and emitter terminals, as well as the gate electrodes, are arranged in one level of the circuit and there p+ doping or, respectively, n+ doping proceeds by ion implantation in the manufacture of the source/drain zones of the MOS transistors. As a result of the alignment independent spacing between the emitter and the base contact, the base series resistance is kept low and a reduction of the space requirement is achieved. Smaller emitter widths are possible by employing the polycide or silicide as diffusion source and as the terminal for the emitter. The size of the bipolar transistor is not limited by the metallization grid, since the silicide terminals can be contacted via the field oxide. The integrated semiconductor circuit is employed in VLSI circuits having high switching speeds.
申请公布号 US5100811(A) 申请公布日期 1992.03.31
申请号 US19900632411 申请日期 1990.12.21
申请人 SIEMENS AKTIENGESELLSCHAFT 发明人 WINNERL, JOSEF;NEPPL, FRANZ
分类号 H01L27/092;H01L21/225;H01L21/28;H01L21/331;H01L21/8238;H01L21/8249;H01L27/06;H01L29/73;H01L29/732;H01L29/78 主分类号 H01L27/092
代理机构 代理人
主权项
地址