发明名称 Data processing system for hardware implementation of square operations and method therefor
摘要 A data processing system for performing square operations includes a data processor such as a digital signal processor (DSP) and a memory system. The DSP has two data paths for fetching two operands of an instruction from locations specified by two addresses, which may be required for an operation such as a multiply operation. A fetch from the second data path is delayed in response to a wait signal. The memory system includes at least two memory portions. Data from the two memory portions are multiplexed onto the two data paths in response to a first portion of the respective addresses. If the first portions of both addresses are equal, and if second portions are unequal, the wait signal is activated. If the second portions of the addresses are equal, such as during a square operation, the wait signal is inactive and data is simultaneously read by both data paths.
申请公布号 US5487024(A) 申请公布日期 1996.01.23
申请号 US19930152075 申请日期 1993.11.15
申请人 MOTOROLA, INC. 发明人 GIRARDEAU, JR., JAMES W.
分类号 G06F7/52;G06F7/523;G06F7/552;G06F9/38;G06F12/06;G06F17/10;(IPC1-7):G06F7/552 主分类号 G06F7/52
代理机构 代理人
主权项
地址