发明名称 High performance integrated processor architecture including a sub-bus control unit for generating signals to control a secondary, non-multiplexed external bus
摘要 An integrated processor that employs a bus interface unit to accommodate high performance data transfers via an external peripheral interconnect bus with multiplexed address/data lines. The peripheral interconnect bus, which may be a PCI standard bus, accommodates data transfers between an internal bus of the integrated processor and PCI peripheral devices. The integrated processor further includes a sub-bus control unit that generates a set of side-band control signals that allow the external derivation of a lower performance secondary bus, such as an ISA bus, without requiring a complete set of external pins for the secondary bus on the integrated processor. The derivation of the secondary bus is accomplished with an external data buffer and an external address latch which are controlled by the side-band control signals. Separate address and data lines from the integrated processor for the secondary bus are not required. Accordingly, high performance peripheral devices are supported by the integrated processor as well as lower performance, lower-cost peripherals without a significant increase in the pin-count of the integrated processor. Accordingly, overall cost of the integrated processor is kept low while a wide range of peripheral devices are supported.
申请公布号 US5557757(A) 申请公布日期 1996.09.17
申请号 US19940190647 申请日期 1994.02.02
申请人 ADVANCED MICRO DEVICES 发明人 GEPHARDT, DOUGLAS D.;MUDGETT, DAN S.;MACDONALD, JAMES R.
分类号 G06F13/36;G06F13/40;G06F13/42;(IPC1-7):G06F13/38 主分类号 G06F13/36
代理机构 代理人
主权项
地址
您可能感兴趣的专利