发明名称 Circuit configuration for quantization of digital signals and for filtering quantization noise
摘要 The invention relates to a circuit configuration for quantization of digital signals and for filtering quantization noise. Said circuit configuration comprises a multitude of digital control loops connected in series and having quantizers. The digital signals having a word length of m-bits are fed to a first control loop in the series. The quantization error signal of each quantizer is filtered and fed back to the corresponding digital control loop. It is then fed to a downstream digital control loop. The quantized output signal of the first digital control loop is adapted to a third word length of u-bits which is smaller than the first word length. Except for the quantized output signal of the first digital control loop, the quantized output signals of the digital control loops of the series are respectively filtered by a digital filter. In an adder, said quantized output signals are then added to the first quantized output signal of the first digital control loop of the series to prevent quantization errors. The output signal of the adder has a second word length of n-bits and represents the quantized output signal of the circuit configuration.
申请公布号 US6570512(B1) 申请公布日期 2003.05.27
申请号 US20010856382 申请日期 2001.08.21
申请人 INFINEON TECHNOLOGIES AG 发明人 HAUPTMANN JOERG;PESSL PETER;STRAEUSSNIGG DIETMAR
分类号 H03H17/04;H03M3/02;H03M7/36;(IPC1-7):H03M3/00 主分类号 H03H17/04
代理机构 代理人
主权项
地址