发明名称 BACKUP POWER CIRCUIT FOR BIASING BIT LINES OF A STATIC SEMICONDUCTOR MEMORY
摘要 <p>A circuit for biasing the bit lines of a static semiconductor memory when each of the cells (150) within the memory is being powered by a backup power source due to failure of the primary power source. The bit lines (52) connected to the cells within the array (50) are connected to transistors (54) which bias the bit lines (52) to a high voltage upon detection of failure of the primary power for the computer. The bit lines (52) are maintained at a high voltage level to prevent discharge of a data storage node (156) through an access transistor (164) of a memory cell (150). Biasing of the bit lines (52) further prevents the integrated circuit substrate (150) from being driven excessively positive by capacitive coupling between the substrate (150) and the bit lines (52) when the primary power is restored to the circuit. </p>
申请公布号 WO1981002357(A1) 申请公布日期 1981.08.20
申请号 US1981000148 申请日期 1981.02.04
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址