发明名称 Resistance change memory
摘要 According to one embodiment, a resistance change memory includes a first memory cell, a word line, a first bit line, first and second inverters, first to sixth MOS transistors, and a control circuit. The first transistor is connected to the first output terminal of the first inverter. The second transistor is connected to the second output terminal of the second inverter. The fifth transistor has a first current path whose one end is connected to the first voltage terminal of the first inverter. The sixth transistor has a second current path whose one end is connected to the third voltage terminal of the second inverter. The control circuit makes the first and second transistors a cutoff state by a first signal and makes the fifth and sixth transistors the cutoff state by a second signal in a standby state.
申请公布号 US9443585(B2) 申请公布日期 2016.09.13
申请号 US201514722846 申请日期 2015.05.27
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 Takahashi Masahiro
分类号 G11C7/00;G11C7/06;G11C29/00;G11C7/08;G11C5/06;G11C7/14;G11C7/22;G11C13/00;G11C11/16;G11C5/14;G11C29/02;G11C16/28;G11C11/56 主分类号 G11C7/00
代理机构 Holtz, Holtz & Volek PC 代理人 Holtz, Holtz & Volek PC
主权项 1. A resistance change memory comprising: a first memory cell including a resistance change element; a word line coupled to the first memory cell; a first bit line coupled to the first memory cell; a sense amplifier which reads data from the first memory cell, the sense amplifier including a first inverter, a second inverter, and a first transistor, the first transistor being electrically coupled between each of output terminals of the first and second inverters and a first voltage source, and the first transistor having one of a conduction state and a cutoff state according to a first signal supplied to a gate of the first transistor; a second transistor electrically coupled between the first bit line and the sense amplifier, the second transistor having one of the conduction state and the cutoff state according to a second signal supplied to a gate of the second transistor; a third transistor electrically coupled between the second transistor and the sense amplifier, the third transistor having one of the conduction state and the cutoff state according to a third signal supplied to a gate of the third transistor; a fourth transistor electrically coupled between the word line and the first memory cell, the fourth transistor having one of the conduction state and the cutoff state according to a fourth signal supplied to the word line; and a fifth transistor, wherein when one of the second transistor and the fourth transistor has the cutoff state, the first transistor and the third transistor have the cutoff state, and wherein the fifth transistor has the cutoff state in which a read current of the first memory cell is interrupted.
地址 Tokyo JP