发明名称 HIGH-THROUGHPUT LOW-LATENCY HYBRID MEMORY MODULE
摘要 Disclosed herein are techniques for implementing high-throughput low-latency hybrid memory modules with improved data backup and restore throughput, enhanced non-volatile memory controller (NVC) resource access, and enhanced mode register setting programmability. Embodiments comprise a command replicator to generate sequences of one or more DRAM read and/or write and/or other commands to be executed in response to certain local commands from a non-volatile memory controller (NVC) during data backup and data restore operations. Other embodiments comprise an access engine to enable an NVC in a host control mode to trigger entry into a special mode and issue commands to access a protected register space. Some embodiments comprise a mode register controller to capture and store the data comprising mode register setting commands issued during a host control mode, such that an NVC can program the DRAM mode registers in an NVC control mode.
申请公布号 US2017109058(A1) 申请公布日期 2017.04.20
申请号 US201615156691 申请日期 2016.05.17
申请人 Rambus Inc. 发明人 SHALLAL Aws;MILLER Michael;HORN Stephen
分类号 G06F3/06;G11C14/00 主分类号 G06F3/06
代理机构 代理人
主权项
地址 Sunnyvale CA US
您可能感兴趣的专利